Optimal Layout-Aware CNOT Circuit Synthesis with Qubit Permutation
Shaik, Irfansha, van de Pol, Jaco
–arXiv.org Artificial Intelligence
CNOT optimization plays a significant role in noise reduction for Quantum Circuits. Several heuristic and exact approaches exist for CNOT optimization. In this paper, we investigate more complicated variations of optimal synthesis by allowing qubit permutations and handling layout restrictions. We encode such problems into Planning, SAT, and QBF. We provide optimization for both CNOT gate count and circuit depth. For experimental evaluation, we consider standard T-gate optimized benchmarks and optimize CNOT sub-circuits. We show that allowing qubit permutations can further reduce up to 56% in CNOT count and 46% in circuit depth. In the case of optimally mapped circuits under layout restrictions, we observe a reduction up to 17% CNOT count and 19% CNOT depth.
arXiv.org Artificial Intelligence
Aug-8-2024
- Country:
- Asia (0.04)
- Europe
- Denmark > Capital Region
- Copenhagen (0.04)
- Finland > Uusimaa
- Helsinki (0.04)
- France > Île-de-France
- Italy (0.04)
- Norway > Eastern Norway
- Oslo (0.04)
- Spain > Galicia
- A Coruña Province > Santiago de Compostela (0.04)
- United Kingdom > England
- Leicestershire > Leicester (0.04)
- Oxfordshire > Oxford (0.04)
- Denmark > Capital Region
- North America > United States
- California (0.04)
- Utah > Salt Lake County
- Salt Lake City (0.04)
- South America > Chile
- Genre:
- Research Report (1.00)
- Technology: